Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/3780
Title: A new structure of three-phase five-level inverter with nested two-level cells
Authors: Tirupathi, Abhilash
Annamalai, Kirubakaran
Veeramraju Tirumala, Somasekhar
Keywords: Electric inverters
Field programmable gate arrays (FPGA)
Issue Date: 2019
Publisher: International Journal of Circuit Theory and Applications
Citation: 10.1002/cta.2648
Abstract: This paper presents a new structure of three‐phase five‐level inverter with a single direct current (DC) source for low‐ and medium‐voltage applications. The proposed configuration is built with a cascade connection of two‐level cells in a nested form and owns the advantages of a reduced number of passive com ponents, total blocking voltage of the switches, and isolated DC sources. In order to make this topology attractive, a comparison is made with five‐level inverter topologies proposed for low‐ and medium‐voltage applications in recent years. The proposed circuit is powered using a single DC source and an auxiliary voltage‐balancing circuit (AVBC) to maintain the desired DC link capacitor voltages. A sinusoidal pulse width modulation (SPWM) scheme is implemented in field‐programmable gate array (FPGA), using Xilinx blocks developed in MATLAB/SIMULINK environment, to control the inverter switches. The performance of the proposed topology is verified through MATLAB simulation and prototype model for a step change in load. Finally, the experimental results are presented to validate the effectiveness of the pro posed topology.
Description: NITW
URI: http://localhost:8080/xmlui/handle/123456789/3780
Appears in Collections:Electrical Engineering

Files in This Item:
File Description SizeFormat 
480.pdf2.14 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.