Please use this identifier to cite or link to this item:
http://localhost:8080/xmlui/handle/123456789/3088| Title: | An Efficient Architecture for H.264 Intra Prediction Mode Decision Algorithm |
| Authors: | Muralidhar, P. Devi, R.V. Rao, C.B.R Murthy, N.S. |
| Keywords: | prediction Spatial redundancy |
| Issue Date: | 2011 |
| Publisher: | 10th WSEAS International Conference on EHAC'11 and ISPRA'11, 3rd WSEAS Int. Conf. on Nanotechnology, Nanotechnology'11, 6th WSEAS Int. Conf. on ICOAA'11, 2nd WSEAS Int.Conf. on IPLAFUN'11 |
| Abstract: | The paper presents an intra prediction hardware architecture where it exploits parallelism in predicting the pixels and pipelining is implemented during the calculation of the cost function. The parallelism feature includes an optimized data path which calculates only 24 unique pixel values and the former are assigned to the current macro block depending on the equations for different modes as defined in the H.264 standard. Synthesis results confirmed that the proposed architecture is able to process SD 1280×720P @ 50 fps when operating at 57 MHz for ASIC platforms. |
| Description: | NITW |
| URI: | http://localhost:8080/xmlui/handle/123456789/3088 |
| Appears in Collections: | Electronics and Communication Engineering |
Files in This Item:
| File | Description | Size | Format | |
|---|---|---|---|---|
| NEHIPISIC-18.pdf | 378.24 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.