Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/3088
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMuralidhar, P.-
dc.contributor.authorDevi, R.V.-
dc.contributor.authorRao, C.B.R-
dc.contributor.authorMurthy, N.S.-
dc.date.accessioned2025-02-04T06:08:52Z-
dc.date.available2025-02-04T06:08:52Z-
dc.date.issued2011-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/3088-
dc.descriptionNITWen_US
dc.description.abstractThe paper presents an intra prediction hardware architecture where it exploits parallelism in predicting the pixels and pipelining is implemented during the calculation of the cost function. The parallelism feature includes an optimized data path which calculates only 24 unique pixel values and the former are assigned to the current macro block depending on the equations for different modes as defined in the H.264 standard. Synthesis results confirmed that the proposed architecture is able to process SD 1280×720P @ 50 fps when operating at 57 MHz for ASIC platforms.en_US
dc.language.isoenen_US
dc.publisher10th WSEAS International Conference on EHAC'11 and ISPRA'11, 3rd WSEAS Int. Conf. on Nanotechnology, Nanotechnology'11, 6th WSEAS Int. Conf. on ICOAA'11, 2nd WSEAS Int.Conf. on IPLAFUN'11en_US
dc.subjectpredictionen_US
dc.subjectSpatial redundancyen_US
dc.titleAn Efficient Architecture for H.264 Intra Prediction Mode Decision Algorithmen_US
dc.typeArticleen_US
Appears in Collections:Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
NEHIPISIC-18.pdf378.24 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.