Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/2955
Title: FPGA implementation of digital down converter using CORDIC algorithm
Authors: Agarwal, Ashok
Lakshmi, Boppana
Keywords: CORDIC,
Digital Down Converter,
Issue Date: 2013
Publisher: Proceedings of SPIE - The International Society for Optical Engineering
Citation: 10.1117/12.2012307
Abstract: In radio receivers, Digital Down Converters (DDC) are used to translate the signal from Intermediate Frequency level to baseband. It also decimates the oversampled signal to a lower sample rate, eliminating the need of a high end digital signal processors. In this paper we have implemented architecture for DDC employing CORDIC algorithm, which down converts an IF signal of 70MHz (3G) to 200 KHz baseband GSM signal, with an SFDR greater than 100dB. The implemented architecture reduces the hardware resource requirements by 15 percent when compared with other architecture available in the literature due to elimination of explicit multipliers and a quadrature phase shifter for mixing
Description: NITW
URI: http://localhost:8080/xmlui/handle/123456789/2955
Appears in Collections:Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
87601K (1).pdf405.31 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.