Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/2881
Title: Digital beam former architecture for sixteen elements planar phased array radar
Authors: Rao, D. Govind
Deshpande, Aalhad P.
Murthy, N.S.
Vengadarajan, A
Keywords: Digital Beam
Architecture
Elements Planar
Array Radar
Issue Date: 2013
Publisher: 2013 The International Conference on Technological Advances in Electrical, Electronics and Computer Engineering, TAEECE 2013
Citation: 10.1109/TAEECE.2013.6557331
Abstract: This paper describes architecture for a digital beam former developed for 16 element phased array radar. The digital beam former architecture includes the complex operations such as down conversion which is done in parallel for the signal coming from each of the antenna elements and the filtering. A high performance FPGA is employed to perform these operations. An echo signal of 5 MHz riding on the IF signal of 60 MHz is down converted digitally to the baseband of the echo signal. The baseband echo signal is then multiplied by the complex weights and then summed to form the beam. The prototype architecture employs 16 bit 125 MS/s ADCs and a very high performance state of the art Xilinx FPGA device Vertex 6vlx240t to form the 1/2/4/6/9 beams simultaneously. The device used has large number of on chip resources for the parallel processing and the 200MHz clock generator. The complex weights are externally calculated using highly stable Q-R decomposition based recursive least squares algorithm and stored inside the FPGA.
Description: NITW
URI: http://localhost:8080/xmlui/handle/123456789/2881
Appears in Collections:Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
Digital_beam_former_architecture_for_sixteen_elements_planar_phased_array_radar.pdf3.34 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.