Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/2714
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSudhakar, V.-
dc.contributor.authorMurthy, N.S.-
dc.contributor.authorAnjaneyulu, L.-
dc.date.accessioned2025-01-16T06:43:32Z-
dc.date.available2025-01-16T06:43:32Z-
dc.date.issued2012-03-
dc.identifier.citation10.1109/ICDCSyst.2012.6188766en_US
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/2714-
dc.descriptionNITWen_US
dc.description.abstractThis paper presents fully parallel and fully serial architectures for Band pass filter. The performances of fully parallel and fully-serial architectures are analyzed for different quantized versions of representation. Filters generated using 8 bit fixed point implementation requires smaller area usage when compared to 16 bit fixed point implementation at the cost of imprecision. The proposed implementations are synthesized with Xilinx ISE 13.2 version. Family of device was Spartan 3E and target device was xa3s250e-4vqg100. The key performance metrics, namely number of Slices, Slice Flip Flops, LUTs, Maximum frequency are compared.en_US
dc.language.isoenen_US
dc.publisher2012 International Conference on Devices, Circuits and Systems (ICDCS)en_US
dc.subjectLogic gatesen_US
dc.subjectDigital signal processingen_US
dc.subjectTable lookupen_US
dc.titleFully parallel and fully serial architecture for realization of high speed FIR filters with FPGA'sen_US
dc.typeOtheren_US
Appears in Collections:Electronics and Communication Engineering



Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.