Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/2699
Title: Implementations of Sunar-Koc multiplier using FPGA platform and WSN node
Authors: Kodali, Ravi Kishore
Gomatam, Prasanth
Boppana, Lakshmi
Keywords: Sunar-Koc multiplier,
WSN
Issue Date: 2013
Publisher: IEEE Region 10 Annual International Conference, Proceedings/TENCON
Citation: 10.1109/TENCON.2013.6719003
Abstract: In elliptic curve cryptography (ECC), multiplication operations are used frequently. In order to realize an efficient ECC implementation for large key lengths, it is necessary to choose an algorithm using which it is possible to compute these multiplication operations at higher speeds. This work presents two different implementations of Sunar-Koc multiplier, using FPGA device and a WSN node. This work considered the key lengths 173- bit, 194- bit and 233- bit in both the FPGA and WSN node implementations of the multiplier. A MEMSIC IRIS WSN node has been used during the implementation and a resource comparison, comprising of storage requirements, energy consumption and clock cycles for different key lengths, is made. The obtained FPGA synthesis results have also been compared.
Description: NITW
URI: http://localhost:8080/xmlui/handle/123456789/2699
Appears in Collections:Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
Implementations of Sunar-Koc multiplier using FPGA platform and WSN node.pdf357.28 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.