Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/2465
Title: High Speed Self Biased Current Sense Amplifier for Low Power CMOS SRAM's
Authors: Bashi, Mudasir
Patri, Sreehari Rao
KSR, Krishnaprasad
Keywords: SRAM cell
Sense Delay
Issue Date: 2015
Publisher: 19th International Symposium on VLSI Design and Test, VDAT 2015 - Proceedings
Citation: 10.1109/ISVDAT.2015.7208057
Abstract: Sense amplifiers are one of the important circuits in the CMOS memories as they have a greater impact on the access time and power dissipation of memory cells. The current-mode sense amplifiers have improved the access time as well as power dissipation to a large extent when compared to voltage-mode sense amplifiers, thus resulting in making the memories compatible with the high speed CMOS technologies. In this paper, a new topology of current-mode sense amplifiers is introduced which overcomes the imperfections associated with the conveyer based current-mode sense amplifiers. The circuit has resulted in a low sense delay of 596.6 psecs and power dissipation of 0.87uW and in the end the effect of bit-line capacitances on sense delay, power supply and temperature on power dissipation is calculated.
Description: NITW
URI: http://localhost:8080/xmlui/handle/123456789/2465
Appears in Collections:Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
High_speed_self_biased_current_sense_amplifier_for_low_power_CMOS_SRAMs.pdf397.01 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.