Please use this identifier to cite or link to this item:
http://localhost:8080/xmlui/handle/123456789/2464| Title: | FPGA Implementation of Vedic Floating Point Multiplier |
| Authors: | Kodali, Ravi Kishore Boppana, Lakshmi Yenamachintala, Sai Sourabh |
| Keywords: | Vedic multiplication FPGA |
| Issue Date: | 2015 |
| Publisher: | 2015 IEEE International Conference on Signal Processing, Informatics, Communication and Energy Systems, SPICES 2015 |
| Citation: | 10.1109/SPICES.2015.7091534 |
| Abstract: | Most of the scientific operation involve floating point computations. It is necessary to implement faster multipliers occupying less area and consuming less power. Multipliers play a critical role in any digital design. Even though various multiplication algorithms have been in use, the performance of Vedic multipliers has not drawn a wider attention. Vedic mathematics involves application of 16 sutras or algorithms. One among these, the Urdhva tiryakbhyam sutra for multiplication has been considered in this work. An IEEE-754 based Vedic multiplier has been developed to carry out both single precision and double precision format floating point operations and its performance has been compared with Booth and Karatsuba based floating point multipliers. Xilinx FPGA has been made use of while implementing these algorithms and a resource utilization and timing performance based comparison has also been made. |
| Description: | NITW |
| URI: | http://localhost:8080/xmlui/handle/123456789/2464 |
| Appears in Collections: | Electronics and Communication Engineering |
Files in This Item:
| File | Description | Size | Format | |
|---|---|---|---|---|
| FPGA_implementation_of_vedic_floating_point_multiplier.pdf | 258.31 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.