Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/2384
Title: Power optimized PLL implementation in 180nm CMOS technology
Authors: Sreehari, Patri
Devulapalli, Pavankumarsharma
Kewale, Dhananjay
Asbe, Omkar
Prasad, K S R Krishna
Keywords: Phase Locked Loop (PLL
Phase Frequency Detector
Issue Date: 2014
Publisher: 18th International Symposium on VLSI Design and Test, VDAT 2014
Citation: 10.1109/ISVDAT.2014.6881065
Abstract: This paper describes the design of power optimized phase locked loop for frequency synthesis, Clock and Data recovery, carrier synchronization and many more communication and VLSI applications. PLL consist of Phase Frequency Detector, charge pump along with passive low pass filter and wide tuning VCO. A modified ring oscillator with tuning range of 280 MHz to 2.47GHz and phase noise of -112.4dBc/Hz at 1MHz offset is designed. Frequency Detector consist of DFF along with CMOS gates with low power architectures. Traditional charge pump, passive low pass filter, modified ring oscillator and divider for frequency synthesis offers less power and system noise. PLL proposed here has lock in range from 500MHz to 1GHz with output frequency ranging from 1GHz to 2GHz, maximum pull in time of 244ns and maximum power consumed is 252µW at 2GHz
Description: NITW
URI: http://localhost:8080/xmlui/handle/123456789/2384
Appears in Collections:Computer Science & Engineering

Files in This Item:
File Description SizeFormat 
Power_optimized_PLL_implementation_in_180nm_CMOS_technology.pdf1.89 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.