Please use this identifier to cite or link to this item:
http://localhost:8080/xmlui/handle/123456789/2176| Title: | FPGA Implementation of Multiplication Algorithms for ECC |
| Authors: | Kodali, Ravi Kishore Boppana, Lakshmi Saikiran, AV Amanchi, Chandana N. |
| Keywords: | ECC Cryptography |
| Issue Date: | 2015 |
| Publisher: | 2015 International Conference on Advances in Computing, Communications and Informatics, ICACCI 2015 |
| Citation: | 10.1109/ICACCI.2015.7275666 |
| Abstract: | Various cryptographic techniques use finite field multiplication. An efficient implementation of finite field multiplication is essential. Especially, elliptic curve cryptography (ECC), which provides high security with shorter key lengths, requires many multiplications during encryption and decryption phases. It is imperative to choose a faster and less resource consuming multiplier. Many algorithms have been proposed for the implementation of finite field multiplication in the literature. This paper discusses three different multiplication algorithms: SunarKoc, Karatsuba and Booth. The same have been implemented using Xilinx Virtex-7 family XC7V2000T-1FLG1925 FPGA device and a comparison in terms of time and resource utilization have been presented. All the three algorithms have been implemented for the key lengths of 194−, 233− and 384− bits. Similar key lengths are used in ECC. |
| Description: | NITW |
| URI: | http://localhost:8080/xmlui/handle/123456789/2176 |
| Appears in Collections: | Electronics and Communication Engineering |
Files in This Item:
| File | Description | Size | Format | |
|---|---|---|---|---|
| FPGA_implementation_of_multiplication_algorithms_for_ECC.pdf | 854.07 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.