Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/2152
Title: FPGA Implementation of 160- bit Vedic Multiplier
Authors: Kodali, Ravi Kishore
Yenamachintala, Sai Sourabh
Boppana, Lakshmi
Keywords: Vedic multiplication,
FPGA,
ECC
Issue Date: 2014
Publisher: 2014 International Conference on Devices, Circuits and Communications, ICDCCom 2014 - Proceedings
Citation: 10.1109/ICDCCom.2014.7024721
Abstract: The rapid growth of technology influenced the need for the design of highly efficient digital systems. Multipliers have been playing a crucial role in every digital design. It is necessary to make use of an efficient multiplier. Many algorithms came into existence aiming at the reduction of execution time and area. Taking us back to the Vedic (ancient Indian) era, the sutras or algorithms described in Vedic mathematics rendered high degree of efficiency. Vedic mathematics describes 16 different sutras which involve multiplication operation. This work discusses one of the 16 sutras, urdhva tiryakbhyam sutra for multiplication. Two other multiplication algorithms namely, Booth and Karatsuba have been considered for the purpose of performance comparison. Elliptic Curve Cryptographic applications require repeated application of higher key size multiplication operation. All the three algorithms have been implemented using Xilinx FPGA and a resource utilization and timing summary comparison has been made.
Description: NITW
URI: http://localhost:8080/xmlui/handle/123456789/2152
Appears in Collections:Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
FPGA Implementation of 160- Bit Vedic Multiplier.pdf328.45 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.