Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/2116
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKodali, Ravi Kishore-
dc.contributor.authorAmanchi, Chandana N-
dc.contributor.authorKumar, Shubham-
dc.contributor.authorBoppana, Lakshmi-
dc.date.accessioned2024-12-26T06:36:41Z-
dc.date.available2024-12-26T06:36:41Z-
dc.date.issued2014-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/2116-
dc.descriptionNITWen_US
dc.description.abstractElliptic Curve Cryptography (ECC) has been gaining popularity due to its shorter key size requirements. It uses arithmetic operations including addition, subtraction, multiplication and inversion in finite fields. For an efficient implementation of ECC, it is very important to carry out these operations faster using lesser resources. The in version operation consumes most of the time and more resources. The Itoh-Tsujii algorithm can be used to carry out the computation of multiplicative inverse by making use of Brauer addition chains in less time. This work presents an FPGA implementation of the multiplicative inversion for the key lengths of 194-, 233-, and 384- bits. A resource comparison for these key lengths is also made. This work uses Sunar-Koc multiplier for the finite field, GF(2 m ) multiplication.en_US
dc.language.isoenen_US
dc.publisherInternational Conference on Recent Advances and Innovations in Engineering, ICRAIE 2014en_US
dc.subjectECCen_US
dc.subjectMultiplicationen_US
dc.subjectInversionen_US
dc.titleFPGA implementation of Itoh-Tsujii inversion algorithmen_US
dc.typeOtheren_US
Appears in Collections:Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
FPGA implementation of Itoh-Tsujii inversion algorithm.pdf1.78 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.