Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/1808
Full metadata record
DC FieldValueLanguage
dc.contributor.authorChaitanya, K.S-
dc.contributor.authorMuralidhar, P.-
dc.contributor.authorRao, C.B.Rama-
dc.date.accessioned2024-11-28T11:27:34Z-
dc.date.available2024-11-28T11:27:34Z-
dc.date.issued2009-
dc.identifier.citation10.1109/ICSPS.2009.23en_US
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/1808-
dc.descriptionNITWen_US
dc.description.abstractFiltering data in real-time requires dedicated hardware to meet demanding time requirements. If the statistics of the signal are not known, then adaptive filtering algorithms can be implemented to estimate the signals statistics iteratively. Modern Field programmable gate arrays (FPGAs) include the resources needed to design efficient filtering structures. This paper aims to combine efficient filter structures with optimized code to create a system-onprogrammable-chip (SoPC) solution for various adaptive filtering problems. The algorithms in this paper are implemented using the Cyclone II FPGA device chipped on Altera DE2 board. The inbuilt NIOS II soft core processor of the FPGA device acts as the processor for processing applications. In this paper Least Mean Square (LMS) adaptive filtering algorithm and its variations have been implemented in software and as well as hardware/software co-design for the NIOS II processor. A comparison is then made between the software implementation and hardware/software co-design implementation. Results obtained show an improvement in the number of clock cycles required when implementing on hardware/software co-design over a pure software implementation. However, using a pure hardware implementation results in a much higher performance with somewhat lower flexibility.en_US
dc.language.isoenen_US
dc.publisher2009 International Conference on Signal Processing Systems, ICSPS 2009en_US
dc.subjectField programmable gate array (FPGA)en_US
dc.subjectNIOS II processoren_US
dc.titleImplementation of Reconfigurable Adaptive Filtering Algorithmsen_US
dc.typeOtheren_US
Appears in Collections:Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
Implementation_of_Reconfigurable_Adaptive_Filtering_Algorithms.pdf211.33 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.